# Lecture 8, Microprogram and Microsequencer



Just in case someone missed the last lecture, we shall be covering how the control unit can be implemented. The input to the control unit is the 6-bit opcode from bit 26-31 of the instruction register. The output of the control unit contains 13 control signals. Three of them, PCSource, ALUOp and ALUSrcB, have two bits, so the output of the control unit is 16-bit wide.

#### **State Diagram: Challenges?**



Compared to the state diagram containing RTL assignments, the state diagram containing the control signal assignments is difficult to understand. Also its structure is not explicit, and it can become a mess for realistic instructions. So can we adopt a program-like description for specifying the control signal assignments?

#### **Grouping and naming control signals**

state diagram with control signal assignments



- define a *field* which, like a variable, can have different values
- each value corresponds to one or more control signal assignments to achieve a task
- e.g. define SRC1 field, so SRC1 = A denotes ALUSrcA= 1 also: *RegControl* = *WriteALU* denotes RegWrite, MemtoReg = 0, RegDst = 1 (state 7 above) wl 2024 8.5

The insight is to use assignment statements to describe how groups of control signals are given their values in a specific clock cycle. For example, in state 7, instead of specifying the three control signal assignments RegWrite, MemtoReg = 0, RegDst = 1, we specify them using a single assignment RegControl = WriteALU. RegControl is called a field, and when it is assigned the value WriteALU, it corresponds to the three control signal assignments shown earlier.

## Relating State Diagram and field assignment diagram

#### state diagram with control signal assignments



#### field assignment diagram



So by using meaningful names for fields and their values, the control signal assignments can be much clearer. So the state diagram with control signal assignments can be replaced by a field assignment diagram, which is often more concise and understandable.

## **Grouping Control Signals**



This diagram shows how the related control signal assignments in each state are grouped together to become one or more field assignments.

#### Field Assignments: Details

- divide 13 control signals into 7 fields
  - each field covers one or more related control signals
     e.g. *Memory* field covers 3 control signals:
     MemRead, IorD, IRWrite
- a field can be assigned a value which corresponds to a particular set of control signal assignment(s)
  - higher level of abstraction: effect of operation rather than individual signals in state diagram
     e.g. (Memory=ReadPC) = (MemRead=1, IorD=0, IRWrite)
- divide 7 fields into two logical groups: ALU related, Read/Write/Sequencing control

The 13 control signals are arranged into 7 fields, so that each field covers related control signals. Assigning a value to a field denotes one or more assignment of values to related control signals.

#### 3 ALU related fields



So the field assignment ALUcontrol = Add means the control signal assignment ALUOp = 00, and the field assignment SRC1 = PC means the control signal assignment ALUSrcA = 0.

#### 4 Read/Write/Sequencing Fields

Lecture 8, Microprogram and Microsequencer

|   | field               | field values                             | control signal assignment                                                                                                              |  |  |  |
|---|---------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| • | Memory:             | Read PC<br>Read ALU<br>Write ALU         | MemRead, IorD = 0, IRWrite ←address in PC MemRead, IorD = 1  MemWrite, IorD = 1                                                        |  |  |  |
| • | Reg Control:        | Read<br>Write ALU<br>Write MDR           | A = Reg[IR <sub>25-21</sub> ], B = Reg[IR <sub>20-16</sub> ]<br>RegWrite, MemtoReg = 0, RegDst =1<br>RegWrite, MemtoReg = 1, RegDst =0 |  |  |  |
| • | PCWrite<br>Control: | ALU<br>ALUoutcond<br>Jump addr           | PC source = 00, PC write<br>PC WriteCond, PC source = 01<br>PC write, PC source = 10                                                   |  |  |  |
| • | Sequencing:         | seq<br>fetch<br>dispatch 1<br>dispatch 2 | next state = current state + 1 goto label fetch, back to state 0 next state from dispatch 1 next state from dispatch 2 wt 2024 8.10    |  |  |  |

This slide summarises the field assignments for the Read/Write/Sequencing fields. So for example, the field assignment Memory = ReadPC means the following three control signal assignments: MemRead, IorD = 0, IRWrite. The field values dispatch 1 and dispatch 2 are lookup tables to produce the next state from the opcode.

## **Field Assignment Diagram**



So now we can transform the state diagram with control signal assignments to the corresponding field assignment diagram. The red values are those assigned to for the Sequencing field.

## Microprogram: Field Assignment

Instead of a diagram, we can describe the field assignment as a microprogram or microcode – note that Sequencing = Seq means go to the next state (current state plus one), while  $sequencing = if \dots$  means the next state depends on the opcode, which specifies which instruction is being executed. The next state will depend on a lookup table: either dispatch 1 in state 1 or dispatch 2 in state 2.

#### Microprogram: From assignment to table

assignment (field as LHS, value as RHS):
 6 Rformat1 ALUControl = FnCode, SRC1 = A, SRC2 = B, Sequencing=Seq
 7 RegControl = WriteALU, Sequencing=Fetch



Instead of the program format, we can adopt a table format for the microprogram. The fields are placed at the first row; each of the other rows corresponds to a

state showing the values to which specific fields (on the top) are assigned.

## Microprogram: table form

| ALU Control = FnCode |          |                |       |         |          |                 |                     |            |  |
|----------------------|----------|----------------|-------|---------|----------|-----------------|---------------------|------------|--|
| State                | Label    | ALU<br>Control | SRC 1 | SRC 2   | Memory   | Reg.<br>Control | PC write<br>Control | Sequencing |  |
| 0                    | Fetch    | Add            | PC /  | 4       | ReadPC   |                 | ALU                 | Seq        |  |
| 1                    |          | Add            | PC/   | ExtShft |          | Read            |                     | Dispatch 1 |  |
| 2                    | Mem1     | Add            | Α/    | Extend  |          |                 |                     | Dispatch 2 |  |
| 3                    | LW2      |                |       |         | ReadALU  |                 |                     | Seq        |  |
| 4                    |          |                | /     |         |          | WriteMDR        |                     | Fetch      |  |
| 5                    | SW2      | ,,             | 4     |         | WriteALU |                 |                     | Fetch      |  |
| 6                    | Rformat1 | Fn.code        | A     | В       |          |                 |                     | Seq        |  |
| 7                    |          |                |       |         |          | WriteALU        |                     | Fetch      |  |
| 8                    | BEQ1     | subt           | A     | В       |          |                 | ALUoutcond          | Fetch      |  |
| 9                    | JUMP1    |                |       |         |          |                 | Jump addr           | Fetch      |  |

So the microprogram can be described by this table, illustrating a specific field assignment.



#### Microsequencer



- microprogram counter μPC: 4 bits (state 0-9)
- address select: +1 or state 1, state 2 branching
- combin. logic: μPC output → datapath control and address control

Microprogramming and microsequencer were invented by Maurice Wilkes, who also developed EDSAC, the first full-size stored-program computer. The finite state machine is useful for implementing irregular state diagrams, where any state can go to any other states. However, the state diagram for the control unit is more structured, where several next states, for example, are just increments of the current state. So we use a microprogram counter  $\mu PC$  which can be incremented to cover the case when the next state is just the increment of the current state. The address select logic decides whether the next state should be the increment of the current one, or state 0 (fetch), or from one of the two dispatch tables shown earlier.

#### **Microsequencer Details**



The two dispatch tables are implemented by ROMs, DR1 and DR2. The content of DR1 just maps an opcode into the appropriate state for processing that instruction. So If the opcode is R-type, then the output of DR1 is 6, denoting state 6, which is specific to processing R-type instructions.

#### **Sequencer Implementation**



The address control AddrCtl is the control input to a multiplexor selecting one of the 4 possibilities for the next state of the microprogram counter  $\mu PC$ : incrementing it, use dispatch ROM 1, use dispatch ROM 2, or go to state 0.

### Compare control unit implementations



Since the size of a ROM is  $2^m * n$  where m and n are the number of input and output bits, a smaller value for m will particularly help to reduce the ROM size. The ROMs in the microsequencer have fewer inputs than the ROM in the FSM, hence its size is over 25 times smaller. However, it needs additional blocks such as an incrementor and a multiplexor.

## Microsequencer implementation: Vertical microcoding



What has been described is horizontal microcoding. In vertical microcoding, the combinational control logic is encoded to use fewer bits (n), and an additional decoder is used to translate the encoded n signals to become the m datapath control signals.

#### **Encoding Datapath Control Signals**

reduce control logic signals: e.g. reduce 3 to 2 (a,b):

| Memory   | a | b | MemRead N | <b>AemWrite</b> | orD |
|----------|---|---|-----------|-----------------|-----|
| ReadPC   | 0 | 0 | 1         | 0               | 0   |
| ReadALU  | 0 | 1 | 1         | 0               | 1   |
| WriteALU | 1 | 0 | 0         | 1               | 1   |
| No Op    | 1 | 1 | 0         | 0               | 0   |

• sequentialise microinstruction to maximise encoding e.g. k-state horizontal design with 16 outputs (m=16), replace each microinstruction by 3 encoded microinstructions with 4 outputs (n=4) and a 4-to-16 decoder:



Instead of mapping the state of the microprogram counter directly into control signals, vertical microcoding maps the state of the microprogram counter into an encoded version of the control signals. The encoded version will then be decoded to produce the control signals. For example, the 3 control signals MemRead, MemWrite and IorD can be driven by 2 bits a and b, as shown in the truth table specifying the decoder logic. So the two bits a and b can be the output of the combinational control logic, rather than the three control signals MemRead, MemWrite and IorD.

#### **Horizontal vs Vertical Microcoding**

- horizontal: wide microinstructions
  - + exploit parallelism of operations in datapath
  - + minimal control overhead
  - require large ROM
- vertical: narrow microinstructions
  - + one operation at a time: easier to understand and use
  - can be slow because
    - » decoding delay
    - » sequentialisation of instructions
- best: only encode the non-time-critical parts

This slide compares horizontal and vertical microcoding. Vertical microcode requires smaller instruction lengths and less storage, but requires more time to decode.

#### Microsequencer and RISC

- why not microsequencer/microcode?
  - hard-wired control faster
  - cheaper memory: may not need microsequencer for RISC
  - advance in design tools for optimising hard-wired control
  - bottleneck if microcode stored in slow memory
- hard-wired control + microcode: best of both worlds?
  - e.g. AMD Zen, Intel Sky Lake, Intel Atom, IBM PowerPC...
  - most instructions: executed with hard-wired control
  - infrequent and/or complicated instructions: invoke microcode

While microcoding is often adopted by CISC processors, some RISC processors, such as the DEC Alpha, support some features which can be seen to be similar to microcode (e.g. access to internal registers). Moreover, microcode still plays a useful role in many modern-day processors. Glacial, for example, is a microcoded

RISC-V core designed for low FPGA resource utilization:

https://github.com/brouhaha/glacial

#### **Summary**

- control description: microprogram
  - group control signals and name them e.g.  $(ALUControl = Add) \stackrel{\text{def}}{=} (ALUOp = 00)$
  - field assignment: meaningful state diagram with control signals
  - table form: concise representation of microprogram
- control implementation: microsequencer
  - microPC and incrementer
  - dispatch ROMs: jump table from opcode to next state
  - address selection: source of next state

Microprogram and microsequencer are more advanced ideas in computer architecture. Some said they distinguish the professionals from the nonprofessionals! If you do not feel entirely comfortable with these ideas, please ask for further explanations during the tutorial.